An Optimized Three Phase Multilevel Inverter Topology with Separate Level and Phase Sequence Generation Part


This manuscript presents an optimized, 3-ϕ, multilevel (MLI) inverter topology.  cascading the level generation part with the phase sequence generation part derives  the proposed system. Further, it can be operated at any required level depending upon the configuration of the level generation part. Thus, for higher level operation extra components are required at the level generation part only. Therefore, number of components required for the proposed MLI is lower than the conventional 3-ϕ MLI topologies for higher level operation. Further, the level generation part is shared in the three phases equally. This eliminates the possibility of phase unbalance. The working principle and the operation of the proposed MLI are supported with the simulation and experimental validations. Further, the proposed optimized MLI is also compared with the conventional 3-ϕ MLIs to prove its advantage.


  1. 3-ϕ
  2. Multilevel inverter
  3. Common mode voltage
  4. New topology



Fig. 1. (a) Circuit schematic for the proposed m-level MLI. (b) Configuration of top/bottom BU.



Fig 2. Simulation results showing the (a) line to line voltages, (b) Output voltage of top BU, (c) output voltage of bottom BU, (d) phase to neutral voltages and (e) load current waveforms of the proposed 3-ϕ MLI in symmetrical operation.


This paper presents an optimized 3-ϕ MLI configuration with reduced number of component. The prominent features of the proposed MLI are as follows.

1) Cascading LGP and PSGP builds the proposed MLI configuration. 

2) For higher level operation only switches required are at the BUs only which resides in the LGP. This reduces the requirement of extra devices compared to conventional topologies.

3) Also, each dc voltage source in the presented MLI topology is equally shared by all the phases. Thus, any chance of inter-phase asymmetry is avoided.

The above mentioned points support that the proposed MLI is an optimized configuration for 3-ϕ operation with reduced number of switches. However, the proposed configuration is operated by using the SVs up-to the red line only. The regular paper presents the further work with an improved PWM strategy which takes all the SVs in account . This will further increase the number of levels at the output and linearity can be maintained in over-modulation region with improved dc-bus utilization.


[1] J. Rodriguez, J. La i and F. Z. Pen g, “Multilevel invert er s: a survey of top o lo  g i es, controls, and applications,” IEEE Trans. Ind. Elect., vol. 49, no. 4, pp. 724-738, Aug. 2002.

[2] K. K. Gupta, A. Ran j an, P. B hat nag a r, L. K. S a h u and S. Jain, “Multilevel Invert er Top o l o g i es With Reduced Device Count: A Review,” IEEE Trans. Power Elect., vol. 31, no. 1, pp. 135-151, Jan. 2016.

[3] Wu, Bin, and Meh d i N a r i man i. High-power converters and AC drives. John Wiley & Sons, 2016.

[4] S. S. Fa z e l, S. Be r net, D. K rug and K. J a l i l i, “Design and Comparison of 4-k V Neutral-Point-Clamped, Flying-Capacitor, and Series-Connected H-Bridge Multilevel Converters,” IEEE Trans. Ind. A p pl., vol. 43, no. 4, pp. 1032-1040, July-a u g. 2007.

[5] L. Wang, D. Zhang, Y. Wang, B. Wu and H. S. At ha b, “Power and Voltage Balance Control of a Novel Three-Phase Solid-State Transformer Using Multilevel Cascaded H-Bridge Invert er s for Micro grid Applications,” in IEEE Trans. Power Elect., vol. 31, no. 4, pp. 3289-3301, April 2016.

Leave a Reply

Your email address will not be published.